BULETINUL INSTITUTULUI POLITEHNIC DIN IAȘI Publicat de Universitatea Tehnică "Gheorghe Asachi" din Iași Tomul LVIII (LXII), Fasc. 3, 2012 Secția ELECTROTEHNICĂ. ENERGETICĂ. ELECTRONICĂ

# DESCRIBING FUNCTION ANALYSIS OF AN LC OSCILLATOR STRUCTURE

BY

## MANUELA MOCANU<sup>\*</sup>, PAUL-MIHAI PUŞCAŞU, GABRIEL BONTEANU and LIVIU GORAŞ

"Gheorghe Asachi" Technical University of Iaşi Faculty of Electronics, Telecomunications and Information Technology

Received: September 3, 2012 Accepted for publication: September 28, 2012

Abstract. A detailed analysis based on the describing function approach of an LC oscillator having the same functionality as the classic CMOS Colpitts oscillator is presented. The advantages of this LC oscillator in comparison with the classic CMOS Colpitts oscillator are illustrated with simulation results. The Fourier integrals to determine the dc and fundamental components of the transistor current passing through the oscillator's tank are calculated. The theoretical results are in good agreement with the computer simulation.

**Key words:** *LC* oscillator; oscillator voltage amplitude; oscillator analysis; nonlinear equations; conduction angle; current–voltage MOS characteristics; describing function; Fourier integrals.

## 1. Introduction

The CMOS Colpitts oscillator shown in Fig.1 is an important block in RF circuits (Hajimiri & Lee, 1998, 1999; Andreani *et al.*, 2005). The oscillation frequency and the minimum required gain for the oscillations to build up are calculated by Jones & Martin (2007).

<sup>\*</sup> Corresponding author: *e-mail*: mmocanu@etti.tuiasi.ro



Fig. 1 - CMOS Colpitts oscillator.

One drawback of the CMOS Colpitts oscillator is that the amplitude of the oscillation depends on the current passing through the MOS transistor. The value of this current is limited by the current–voltage MOS transistor characteristic.

Another drawback of the simple CMOS Colpitts oscillator is given by the fact that the  $C_1 - C_2$  capacitive divider is loaded by the equivalent impedance seen at the source of transistor. Its expression is

$$\frac{1}{g_m + \frac{s^3[(C_1 + C_2)C_1RL - LC_1^2] + s^2[(C_1 + C_2)L - LC_1g_m] + s(C_1 + C_2)R}{s^2LC_1R + sL + R}}.$$
 (1)

As a result, the voltage at the transistor's source is not exactly in phase with the voltage at its drain. For the two voltages to be in phase so to have a positive feedback it is necessary that this equivalent impedance to be much larger than the reactance of  $C_2$  capacitance. Because the equivalent resistance seen at the source of M transistor is usually small, a large  $C_2$  value is required, which implies a large area consumption.

Another drawback of the circuit in Fig.1 is that its frequency of oscillation is a function of the transistor's transconductance

$$\omega_0^2 = \frac{g_m L + R(C_1 + C_2)}{RC_1 C_2 L}.$$
(2)

Because of  $g_m$  dependence with temperature the frequency of oscillation varies accordingly.

Fig. 2 shows a modified CMOS Colpitts oscillator in which the above three mentioned problems are solved.

The principle of operation is similar to the one in the case of classic CMOS Colpitts oscillator. The proposed structure is realized with two transistors in the signal path,  $M_1$  and  $M_2$ .

The voltage sources,  $V_B$ , are needed in order to bias  $M_1 - M_2$  into saturation. In order that these sources not to shunt at ground  $C_2$  capacitor at large frequencies of operation, a large resistor  $R_B$  of value 100 k $\Omega$  is inserted in series with them.



Fig.2 - Modified CMOS Colpitts oscillator.

The signal at the drain of  $M_2$  transistor is coupled via  $C_1$  and  $C_2$  capacitors to the gate of  $M_1$  transistor thus the  $C_1 - C_2$  capacitive divider is not loaded. The amplitude of the oscillation at the drain of  $M_2$  transistor is limited because this transistor will cut off if all the bias current passes through  $M_1$  transistor.

One advantage of the proposed structure consists on the fact that the current through  $M_2$  transistor could not grow more than the value of the bias current source,  $I_B$ . In the case of simple CMOS Colpitts oscillator the value of the current passing through the oscillator's tank is limited by the MOS transistor's current–voltage characteristic. By choosing appropriate values for the  $I_B$  bias current source it is possible to keep the transistors of the proposed scheme out of the triode region which increases the frequency of operation.

By opening the feedback loop and inserting at the gate of  $M_1$  transistor an input small-signal voltage source, we obtain the closed-loop gain

$$\frac{v_{\text{out}}}{v_{\text{in}}} = \frac{sLR(C_1 + C_2)}{s^2 [2LRC_1^2 - 2C_1LR(C_1 + C_2)] + s[g_mC_1LR - 2L(C_1 + C_2)] - 2(C_1 + C_2)R},$$
(3)

where  $g_{m1} = g_{m2} = g_m$  represents the transconductances of  $M_1$  and  $M_2$  transistors for identical bias conditions and  $v_{out}$  is taken from the drain of  $M_2$  transistor. From relation (3) it results that the circuit oscillates if the closed-loop transfer function goes to infinity at an imaginary value of s, ( $s = j\omega_0$ ). As a result both real and imaginary parts of the denominator must drop to zero at this frequency. By equalizing the imaginary part of the denominator with zero, it results the minimum required gain for the near-sinusoidal oscillations to build up

$$g_m R = 2 \left( 1 + \frac{C_2}{C_1} \right). \tag{4}$$

For equal values of  $C_1$  and  $C_2$ , the minimum required gain is equal to 4 which is identical to the result obtained in the case of classic CMOS Colpitts oscillator (Jones & Martin, 2007).

Next, the frequency of oscillation is determined by equalizing the real part of the denominator with zero

$$\omega_0^2 = \frac{1}{LC_1C_2/(C_1 + C_2)}.$$
(5)

From (5) it is seen that the frequency of operation of the proposed structure is no longer a function of the transistor's transconductance. As a result, lower values for capacitances can be chosen to obtain the same frequency of oscillation as in the case of the classic CMOS Colpitts oscillator.

For equal values of circuit parameters and assuming the two capacitances are equal,  $C_1 = C_2 = C$ , it is calculated the *n* value which represents how much the capacitances could be scaled down in the case of the proposed oscillator to obtain the same frequency of oscillation as in the case of classic CMOS Colpitts oscillator

$$n = 1 + \frac{g_m L}{2RC}.$$
 (6)

From relation (6) it is seen that n is larger than unity which proves the fact that in order for the two types of oscillators to have the same frequency of oscillation, lower values for the capacitances can be used for the proposed structure. For usual values of the device parameters, n lies in the interval [1.2; 2].

### 2. Detailed Analysis of the CMOS Colpitts Oscillator Circuit

The effect of the nonlinearity on the oscillation amplitude can be evaluated using the describing function approach (Gray *et al.*, 2000). With the view to perform this analysis, a square-law MOS model (Razavi, 1992) is used to describe the current–voltage characteristics namely

$$I_{d} = \begin{cases} \frac{k'}{2} \cdot \frac{W}{L} (V_{gs} - V_{T})^{2}, \ V_{gs} \ge V_{T}, \ V_{ds} \ge V_{gs} - V_{T}, \\ 0, \ V_{gs} < V_{T}, \end{cases}$$
(7)

where W is the channel width, L – the channel length and  $k' = \mu_n C_{0x}$  – the gain parameter of the nMOS transistor. The threshold voltage,  $V_T$ , is considered to be a constant. From (7) the transistors are assumed to operate only in saturation and cut-off regions. The transistor's output resistances are neglected. The oscillator's tank is assumed to have a high Q quality factor so only the fundamental component of the output voltage is of interest. This component is coupled *via* capacitors  $C_1$  and  $C_2$  to the gate of  $M_1$  transistor.

By writing Kirchhoff second law across the loop formed by the gate sources of transistors  $M_1$  and  $M_2$  the following relation is obtained:

$$V_i - V_{gs1} + V_{gs2} - V_B = 0, (8)$$

where  $V_i$  is the total voltage applied at the gate of  $M_1$  transistor, *i.e.*  $V_i = v_i + V_B$ , and  $v_i$  is equal to a fraction of the output voltage fundamental

$$v_i = \frac{C_1}{C_1 + C_2} V_{\text{out}} \cos \omega_0 t = V_A \cos \omega_0 t \text{, where } V_A = \frac{C_1}{C_1 + C_2} V_{\text{out}}.$$

Having in view the results obtained by Razavi (1992), after some rearrangements the drain current of  $M_2$  transistor results as being equal to

$$I_{d2} = \begin{cases} I_{B}, v_{i} \leq -v_{\max}, \\ \frac{I_{B}}{2} - \frac{v_{i}}{2} \left[ k' \frac{W}{L} \left( I_{B} - v_{i}^{2} \frac{k'W}{4L} \right) \right]^{1/2}, -v_{\max} \leq v_{i} \leq v_{\max}, \\ 0, v_{i} \geq v_{\max}, \end{cases}$$
(9)

where  $v_{\text{max}} = \left(\frac{2I_B}{k'W/L}\right)^{1/2}$ .

The normalized drain current with respect to the bias current source,  $I_B$ , is

$$\frac{I_{d2}}{I_B} = \begin{cases}
1, v_{\rm in} \leq -1, \\
\frac{1}{2} - \frac{v_{\rm in}}{\sqrt{2}} \left(1 - \frac{v_{\rm in}^2}{2}\right)^{1/2}, & -1 \leq v_{\rm in} \leq 1, \\
0, v_{\rm in} \geq 1,
\end{cases} (10)$$

where  $v_{\rm in} = v_i / v_{\rm max}$ .

Next the dc and fundamental components of the drain current are obtained. To simplify the analysis we utilize the notations:  $\theta = \omega_{0t}$ ,  $a = V_A/v_{max}$ . With these notations the drain current can be written

72

$$I_{d2} = \begin{cases} 1, \ a\cos\theta \le -1, \\ \frac{1}{2} - \frac{a\cos\theta}{2} \left[ 1 - \frac{(a\cos\theta)^2}{2} \right]^{1/2}, \ -1 \le a\cos\theta \le 1, \\ 0, \ a\cos\theta \ge 1. \end{cases}$$
(11)

The condition  $a\cos\theta \ge 1$  can be described by a cut-off angle defined as  $\cos\theta_{\rm off} = 1/a$ . Similarly, the condition  $a\cos\theta \le -1$  can be described by a conduction angle defined as  $\cos\theta_{\rm on} = -1/a$ . The drain current through  $M_2$  transistor normalized to the bias current source  $I_B$  value now becomes

$$\frac{I_{d2}}{I_B} = \begin{cases}
0, \ 0 \le \theta \le \theta_{\text{off}}, \\
\frac{1}{2} - \frac{a \cos \theta}{2} \left[ 1 - \frac{(a \cos \theta)^2}{2} \right]^{1/2}, \ \theta_{\text{off}} \le \theta \le \theta_{\text{on}}, \\
1, \ \theta_{\text{on}} \le \theta \le 2\pi - \theta_{\text{on}}, \\
\frac{1}{2} - \frac{a \cos \theta}{2} \left[ 1 - \frac{(a \cos \theta)^2}{2} \right]^{1/2}, \ 2\pi - \theta_{\text{on}} \le \theta \le 2\pi - \theta_{\text{off}}, \\
0, \ 2\pi - \theta_{\text{off}} \le \theta \le 2\pi.
\end{cases}$$
(12)

The dc Fourier coefficient normalized to the bias current source  $I_B$  value is given by relation

$$I_{d2,dc} = \frac{1}{2\pi} \int_{0}^{2\pi} \frac{I_{d2}}{I_{B}} d\theta.$$
 (13)

The fundamental component of the current normalized to the bias current source  $I_B$  value for  $\theta_{off} = \arccos(1/a)$  and  $\theta_{on} = \pi - \arccos(1/a)$  is

$$I_{d2,1} = \frac{1}{\pi} \int_{0}^{2\pi} \frac{I_{d2}}{I_B} \cos\theta d\theta .$$
 (14)

Next, the fundamental component of the  $M_2$  transistor's drain voltage at the resonance frequency as a function of the fundamental component of the  $M_2$  transistor's current is calculated. The equivalent impedance seen from the drain of  $M_2$  transistor is

$$Z_{\rm in} = sL \parallel R \parallel \frac{1}{sC_{\rm eq}},\tag{15}$$

where  $C_{\text{eq}} = C_1 C_2 / (C_1 + C_2)$ . It result that

$$Z_{\rm in} = \frac{sLR}{s^2 LRC_{\rm eq} + sL + R} \,. \tag{16}$$

For the frequency of oscillation, the impedance seen at the output node becomes

$$Z_{\text{in}|s=j\omega_0} = \frac{j\omega_0 LR}{j\omega_0 L + (r - \omega_0^2 LRC_{eq})}.$$
(17)

For equal values for the two capacitances and for  $\omega_0 = \sqrt{2/LC}$ 

$$Z_{in|s=j\omega_0, C_1=C_2} = R . (17)$$

From (18) the fundamental component of the oscillation voltage at the frequency of oscillation becomes

$$V_{\rm out} = RI_{d2}.$$
 (19)

Relation (19) gives the magnitude of the fundamental of the oscillation voltage over the magnitude of the fundamental of the  $M_2$  transistor current.

#### 3. Simulation Results

In order to illustrate the advantages of the proposed structure regarding the limitation of the amplitude of the current passing through the oscillator's tank, the proposed LC oscillator was simulated in a TSMC 3V3 180 nm technology.

The simulation results, along with the circuit and device parameters in the case of proposed *LC* oscillator, are given in Table1.

| Table 1 |                      |                      |                      |        |          |                        |            |                        |                   |
|---------|----------------------|----------------------|----------------------|--------|----------|------------------------|------------|------------------------|-------------------|
| L<br>uH | C <sub>1</sub><br>pF | C <sub>2</sub><br>pF | I <sub>B</sub><br>uA | W/L    | VDD<br>V | g <sub>mM2</sub><br>mS | k'<br>uA/V | T <sub>osc</sub><br>ns | $f_{\rm osc}$ MHz |
| 100     | 50                   | 100                  | 100                  | 2u/720 | 3.3      | 1.274                  | 120        | 377                    | 2.7               |

Table 1

The  $M_2$  drain current waveform as well as the drain output voltage waveform *versus* time are shown in Figs.3 and 4, respectively.

\_

73



Fig. 3 – The  $M_2$  transistor's drain current waveform versus time.



Fig. 4 – The  $M_2$  transistor's drain voltage waveform versus time.



Fig. 5 – The output voltage's fundamental as a function of amplitude and frequency of the voltage at the  $M_1$  transistor's gate.

From the simulations it is seen that the amplitude of the  $M_2$  transistor's current ranges between 0 A and 200 uA which is the value of the bias current source,  $I_B$ .

A third plot in MATLAB of the fundamental of the output voltage at the drain of  $M_2$  transistor as a function of the amplitude and frequency of the voltage at the gate of  $M_1$  transistor is shown in Fig.5.

#### 4. Conclusions

1. A new *LC* oscillator was proposed. The minimum required gain for the oscillations to build up and the frequency of oscillation are calculated and compared to those in the case of classic CMOS Colpitts oscillator.

2. One advantage of the proposed structure in comparison with the simple CMOS Colpitts oscillator is that the current passing through the oscillator's tank could not grow more than the value of the bias current source. In the case of the simple CMOS Colpitts oscillator the current passing through oscillator's tank is limited by the MOS transistor voltage–current characteristic.

3. Another advantage of the proposed scheme is that smaller values for the capacitances are needed in order to obtain the same frequency of oscillation as in the case of classic CMOS Colpitts oscillator.

4. The quality factors of the two circuits are calculated. The quality factor of the modified CMOS Colpitts oscillator is higher than the one factor of the classic CMOS Colpitts oscillator.

5. The expressions for the dc and the fundamental components of the current passing through the *LR* tank are determined. To simplify the analyses the transistor is assumed to be in only two regions of operation: saturation and cut-off. The fundamental component of the output voltage as a function of the fundamental component of the  $M_2$  drain current is calculated.

Acknowledgements. Support of EURODOC project, financed by the European Social Fund and Romanian Government, is gratefully acknowledged.

### REFERENCES

- Andreani P., Wang X., Vandi L., Fard A., A Study of Phase Noise in Colpitts and LC-Tank CMOS Oscillators. IEEE J. Solid-State Circuits, 40, 5 (2005).
- Clarke K., Hess D., *Communication Circuits: Analysis and Design*. Addison-Wesley Publ. Company, Boston, USA, 1971.
- Gray P., Hurst P., Lewis S., Meyer R., *Analysis and Design of Analog Integrated Circuits.* Fourth Ed., J. Wiley & Sons, NY, 2000.
- Grozing M., Stumpf T., Hauger S., Berroth M., *MOSFET Thermal and 1/f Noise Modulating Functions for the Impulse Sensitivity Function Theory of Oscillator Phase Noise*. 34<sup>th</sup> Europ. Microwave Conf., Amsterdam, Netherlands, 2004.
- Hajimiri A., Lee T., Corrections to a General Theory of Phase Noise in Electrical Oscillators. IEEE J. Solid-State Circ., 33, 6 (1998).

Hajimiri A., Lee T., *The Design of Low Noise Oscillators*. Kluwer Academic Publ., Norwell, MA, USA, 1999.

Jones D., Martin K., *Analog Integrated Circuit Design*. J. Wiley & Sons, NY, 1997. Razavi B., *RF Microelectronics*. McGraw-Hill, NY, 1998.

#### ANALIZĂ BAZATĂ PE METODA FUNCȚIEI DE DESCRIERE A UNEI STRUCTURI DE OSCILATOR *LC*

#### (Rezumat)

A fost propusă o nouă structură de oscilator de tip LC având o funcționare similară cu cea din cazul oscilatorului Colpitts. Schema propusă prezintă unele avantaje față de oscilatorul Colpitts și anume:

1. Frecvența de oscilație nu depinde de transconductanța tranzistoarelor.

2. Se pot alege valori mai mici pentru capacități pentru a obține, în condiții de polarizare identice, aceeași frecvență de oscilație ca în cazul oscilatorului Colpitts.

3. Factorul de calitate al oscilatorului propus este mai mare decât cel al oscilatorului Colpitts.

4. Curentul prin tranzistoarele  $M_1-M_2$  este limitat de valoarea sursei de polarizare,  $I_B$ .

În ciuda faptului că circuitul propus poate fi simulat cu ușurință, o metodă de calcul a amplitudinii de oscilație bazată pe conceptul de funcție de descriere, este necesară pentru a avea un punct de pornire în proiectarea unui astfel de circuit sau pentru a avea un model comportamental într-o metodologie de proiectare de tip *top-down*. Metoda de analiză cuprinde patru pași:

1. Constrângerile circuitului.

2. Caracteristica tranzistorului în toate regiunile de funcționare.

3. Legătura dintre regiunea de funcționare a tranzistorului de faza tensiunii de ieșire a oscilatorului.

4. Calculul integralelor Fourier pentru a determina componentele de curent continuu și fundamentala curentului prin tranzistor.

S-a determinat, urmărind pașii anterior menționați, relația dintre fundamentala tensiunii din nodul de ieșire în funcție de fundamentala curentului de drenă al tranzistorului  $M_2$ .